-
Notifications
You must be signed in to change notification settings - Fork 0
Expand file tree
/
Copy pathfunction_decode_logic_tb.vhd
More file actions
101 lines (78 loc) · 2.38 KB
/
function_decode_logic_tb.vhd
File metadata and controls
101 lines (78 loc) · 2.38 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
--------------------------------------------------------------------------------
-- Company:
-- Engineer: Umar Farouk Umar
--
-- Create Date: 20:41:50 12/08/2010
-- Design Name:
-- Module Name: H:/ELE335/Serious/lab6/function_decode_logic_tb.vhd
-- Project Name: lab6
-- Target Device:
-- Tool versions:
-- Description:
--
-- VHDL Test Bench Created by ISE for module: function_decode_logic
--
-- Dependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
--
-- Notes:
-- This testbench has been automatically generated using types std_logic and
-- std_logic_vector for the ports of the unit under test. Xilinx recommends
-- that these types always be used for the top-level I/O of a design in order
-- to guarantee that the testbench will bind correctly to the post-implementation
-- simulation model.
--------------------------------------------------------------------------------
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--USE ieee.numeric_std.ALL;
ENTITY function_decode_logic_tb IS
END function_decode_logic_tb;
ARCHITECTURE behavior OF function_decode_logic_tb IS
-- Component Declaration for the Unit Under Test (UUT)
COMPONENT function_decode_logic
PORT(
Func : IN std_logic_vector(1 downto 0);
Condition : IN std_logic;
Load_count : OUT std_logic;
Enable : OUT std_logic
);
END COMPONENT;
--Inputs
signal Func : std_logic_vector(1 downto 0) := (others => '0');
signal Condition : std_logic := '0';
--Outputs
signal Load_count : std_logic;
signal Enable : std_logic;
-- No clocks detected in port list. Replace <clock> below with
-- appropriate port name
BEGIN
-- Instantiate the Unit Under Test (UUT)
uut: function_decode_logic PORT MAP (
Func => Func,
Condition => Condition,
Load_count => Load_count,
Enable => Enable
);
-- Stimulus process
stim_proc: process
begin
-- hold reset state for 100 ns.
wait for 100 ns;
Condition <= '1';
wait for 100 ns;
Func <= "00";
wait for 100 ns;
Func <= "01";
wait for 100 ns;
Func <= "10";
wait for 100 ns;
Func <= "11";
-- insert stimulus here
wait;
end process;
END;